Part Number Hot Search : 
ANTX2N6 FR607G C3406 39100 GBL00511 PE4527 SPX2870U APL5708R
Product Description
Full Text Search
 

To Download AUIRS1170STR Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ir high voltage ic auirs1170s 1 2016 - 09 - 0 3 features ? secondary side high speed sr controller ? fly - back, forward and half - bridge topologies ? ccm operation with sync function ? 200v proprietary ic technology ? max 500khz switching frequency ? anti - bounce logic and uvlo protection ? 6 a peak turn off drive current ? micropower start - up & ultra low quiescent current ? 10.7v gate drive clamp ? 6 0ns turn - off propagation delay ? vcc range from 11 v to 20 v ? enable function synchronized with mosfet vds transition ? cycle by cycle mot check circuit prevents multiple false trigger gate pulses ? automotive qualified ? leadfree, rohs compliant typical applications synchronous rectification driver for: ? automotive dc - dc converters ? automotive smps ? high power industrial smps typical application connection product summary topology flyback, forward, half bridge v d 200v v out 10.7 v i o+ & i o - (typical) + 3 / - 6 a turn on propagation delay 9 0ns (typical) turn off propagation delay 6 0ns (typical) package pso p8l standard pack base part number package type form quantity orderable part number auirs1170s psop8l t&r 2500 AUIRS1170STR vcc sync mot en vg vs vd rmot rcc cvcc vcc sync mot en vg vs vd rmot rcc cvcc auirs 1170 s auirs 1170 s vout lo n : 1 gnd cout cf rg rf rg cf rf
auirs1170s 2 rev. 2.3 2016 - 09 - 0 3 description auirs11 70s is an automotive qualified smart secondary - side driver ic designed to drive n - channel power mosfets used as synchronous rectifiers in isolated resonant, flyback and forward converters. the ic can control one or more paralleled n ch - mosfets to emu late the behavior of schottky diode rectifiers. the auirs1170s works in both dcm and ccm operation modes. the sync pin should be used in ccm mode to directly turn - off the mosfet by a signal from secondary or primary controller. the ic is designed to use s imple capacitor coupling interface with primary controller. in addition to the sync control, the drain to source voltage is sensed differentially to determine the polarity of the current and turn the power switch on and off in proximity of the zero current transition. ruggedness and noise immunity are accomplished using an advanced blanking scheme and double - pulse suppression which allow reliable operation in all operating modes. the auirs11 70s is intended for automotive systems that must meet asil requirements. in safety critical applications power devices protection and their status monitoring is an important safety requirement which is currently addressed with discrete circuitry. the auirs11 70 s includes specific features that simplify and complement a proper system design, allowing users to achieve up to asil - d system rating.
auirs1170s 3 rev. 2.3 2016 - 09 - 0 3 a bsolute maximum ratings absolute maximum ratings indicate sustained limits beyond which damage to the device may occ ur. all voltage parameters are absolute voltages referenced to vs lead. stresses beyond those listed under " absolute maximum ratings" may cause permanent damage to the device. these are stress ratings only; and functional operation of the device at these or any other condition beyond those indicated in the recommended operating conditions is not implied. exposure to absolute - maximum - rated conditions for extended periods may affect device reliability. the thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. ambient temperature (t a ) is - 40 c t a 125 c , unless otherwise specified. recommended operating conditions for proper operation the device should be used within the recommended conditions. all voltage parameters are absolute voltage referenced to vs. symbol definition min. max. units remarks v cc supply voltage - 0.3 20 v v en enable voltage - 0.3 20 v sync sync voltage - 0.3 20 v gate gate voltage - 0.3 20 vcc=20v, gate off v d continuous drain sense voltage - 1 200 v d pulse drain sense voltage - 5 200 i sync sync current - 10 10 ma rth j c thermal resistance, junction to case 4 c/w p d package power dissipation 970 mw ta=25c f sw switching frequency 500 khz t j operating junction temperature - 40 150 c soic - 8 t s storage temperature - 55 150 soic - 8, t amb =25c t l lead temperature (soldering, 10 seconds) 300 symbol definition min. max. units v cc supply voltage 11 18 v v d drain sense voltage - 3 200 t j junction temperature - 25 125 c f sw switching frequency --- 500 khz r mot mot pin resistor value 5 75 k ?
auirs1170s 4 rev. 2.3 2016 - 09 - 0 3 static electrical characteristics vcc=15v and - 40 c t a 125 c unless otherwise specified. the output volt age and current (vo and io ) parameters are refe renced to vs (pin6 ). supply section comparator section symbol definition min typ max units test conditions v ccuv+ vcc turn on threshold 9.4 10.2 11 .1 v v ccuv - vcc turn off threshold (uvlo) 8.2 9.3 10 .1 v cchyst vcc turn on/off hysteresis 1.7 i cc operating current 45 80 ma c load =10nf, f sw =400khz i qcc quiescent current 1.8 2. 4 i cc start start - up current 100 200 ? a v cc =v ccuv+ - 0.1v i sleep sleep current 150 200 v en =0v, v enhi enable voltage high 2. 15 2.70 3.4 v v enlo enable voltage low 1.2 1.6 2. 2 r en enable pull - up resistance 1.5 m ? symbol definition min typ max units test conditions v th1 turn - off threshold - 1 1 - 5 0 mv vcc = 18v v th2 turn - on threshold - 150 - 100 - 6 0 vcc = 18v v hyst hysteresis 9 0 vcc = 18v i ibias1 input bias current 4 5 60 ? a v d = - 20mv vcc = 18v ho = low
auirs1170s 5 rev. 2.3 2016 - 09 - 0 3 one shot section * guaranteed by design ** see mot protection mode section minimum on time section * see pin description section for r mot calculation formula electrical characteristics vcc=15v and - 40 c t a 125 c unless otherwise specified. the output voltage and current (v o and i o ) parameters are referenced to vs (pin6 ). sync and enable section (*) guaranteed by design symbol definition min typ max units test conditions t blank blanking pulse duration 7.8 17 25 ? s v th3 reset threshold 3.9 v vcc=15v v hyst3 hysteresis * 20 mv t b v th3 reset propagation delay* * 400 ns symbol definition min typ max units test conditions t onmin minimum on time* 100 210 390 ns r mot =5k ? 1.7 2.8 3.9 ? s r mot =75k ? symbol definition min typ max units test conditions v syhi sync voltage high (disable) 2 2.4 3 v v sylo sync voltage low (enable) 0.6 0.7 1 v t syon sync turn - on prop. delay 90 130 ns sync=high to low c load =1nf t syoff sync turn - off prop. delay 80 120 ns sync=low to high c load =1nf t sypwf minimum sync pulse width(*) 50 ns i synch synch pin input current 0.8 ua td en _on delay from en high to v g high 20 us en_low >6us td en_off delay from en low to v g low (*) 300 ns
auirs1170s 6 rev. 2.3 2016 - 09 - 0 3 gate driver section (*) guaranteed by design symbol definition min typ max units test conditions v glo gate low voltage 0. 19 0.2 9 v i gate = 200ma, vcc = 12v v gth gate high voltage 9.4 10.7 11.9 v v cc =12v - 18v (internally clamped) c load =1nf t r1 rise time 70 ns c load =10nf, v cc =15v t f1 fall time 35 ns c load =10nf, v cc =15v t don turn on propagation delay 90 120 ns c load =1nf, v cc =15v t doff turn off propagation delay 60 75 ns c load =1nf, v cc =15v i o source output peak current (source) (*) 3 a c load =10nf i o sink output peak current (sink) (*) 6 a c load =10nf
auirs1170s 7 rev. 2.3 2016 - 09 - 0 3 functional block diagram
auirs1170s 8 rev. 2.3 2016 - 09 - 0 3 input/output/enable pin equivalent circuit diagrams
auirs1170s 9 rev. 2.3 2016 - 09 - 0 3 lead definitions pin # symbol description 1 vcc supply voltage 2 sync sync input for direct turn off 3 mot minimum on time 4 en enable 5 vd fet drain sensing 6 vs fet source sensing and gnd connection 7 nc not connected 8 vgate gate driver output exppad at vs potential, use only for thermal dissipation. lead assignment exposed pad auirs 1170 s 1 2 3 4 8 7 6 5 vcc sync mot en vgate vs vd nc
auirs1170s 10 rev. 2.3 2016 - 09 - 0 3 detailed pin description vcc: power supply this is the supply voltage pin of the ic and it is monitored by the under voltage lockout circuit. it is possible to turn off the ic by pulling this pin below the minimum turn off threshold voltage, without damage to the ic. to prevent noise problems, a bypass ceramic capacitor connected to vcc and com sho uld be placed as close as possible to the auirs1170. this pin is internally clamped. sync: direct turn - off and reset sync is used to directly turn - off the sr mosfet by an external signal. the gate output of auirs1170 is low when sync voltage is higher tha n v syhi threshold. the propagation delay from sync goes high to gate turns off is 50ns maximum. the turn - off of sync is a direct control and it ignores the mot time (override). the sync pin will reset mot and blanking time when sync switches from low to hi gh. it will reset mot timer and blanking timer only at the rising edge of signal. this function is useful for very low output voltage condition (such as overload or short circuit) where the vd voltage is too low to reach vth3 threshold to reset the timers. sync pin also can be used to control the turn - on time of sr mosfet (adding additional delay time at turn - on for noise immunity). if not used, sync pin should be connected to com. mot: minimum on time the mot programming pin controls the amount of minimum on time. once v th2 is crossed for the first time, the gate signal will become active and turn on the power fet. spurious ringings and oscillations can trigger the input comparator off. the mot blanks the input comparator keeping the fet on for a minimum t ime. the mot is programmed between 200ns and 3us (typ.) by using a resistor referenced to com and can be programmed using the following formula: ? ??? = 2 . 5 ? 10 10 ? ??? en: enable this pin is used to activate the ic sleep mode by pulling the voltage level below 1.6v (typ). in sleep mode the ic will consume a minimum amount of current. all switching functions will be disabled and the gate will be inactive. vd: drain voltage sense vd is the voltage sense pin for the power mosfet drain. this is a high voltage pin and particular care must be taken in properly routing the connection to the power mosfet drain. additional filtering is recommended; see application section for details. vs: source voltage sense vs is the differential sense pin for the power mosfet source and ic gnd connection. this pin must must be connected as close as possible to the power mosfet source pin. good electrical connection must be done to this pin since the internal devices and gate driver are referenced to this point. vg ate: gate drive output this is the gate drive output of the ic. drive voltage is internally limited and provides 2a peak source and 7a peak sink capability. although this pin can be directly connected to the power mosfet gate, the use of minimal gate resis tor is recommended, especially when putting multiple fets in parallel. care must be taken in order to keep the gate loop as short and as small as possible in order to achieve optimal switching performance.
auirs1170s 11 rev. 2.3 2016 - 09 - 0 3 functional description state diagram uvlo/sleep mode the ic remains in the uvlo condition until the voltage on the vcc pin exceeds the vcc turn on threshold voltage, v cc on . during the time the ic remains in the uvlo state, the gate drive circuit is inactive and the ic draws a quiescent curre nt of i cc start . the uvlo mode is accessible from any other state of operation whenever the ic supply voltage condition of vcc < v cc uvlo occurs. the sleep mode is initiated by pulling the en pin below 1.6v (typ). in this mode the ic is essentially shut do wn and draws a very low quiescent supply current. normal mode and synchronized enable function the ic enters in normal operating mode once the uvlo voltage has been exceeded and the en voltage is above v enhi threshold. when the ic enters the normal mode from the uvlo mode, the gate output is disabled (stays low) until v ds exceeds v th3 to activate the gate. this ensures that the gate output is not enabled in the middle of a switching cycle. this logic prevents any reverse currents across the device due to the minimum on time function in the ic. the gate will continuously drive the sr mosfet after this one - time activation. the cycle by cycle mot protection circuit is enabled in normal mode.
auirs1170s 12 rev. 2.3 2016 - 09 - 0 3 mot protection mode if the secondary current conduction time is shorter than the mot (minimum on time) setting, the next driver output is disabled. this function can avoid reverse current that occurs when the system works at very low duty - cycles or at very light/no load conditions and reduce system standby power con sumption by disabling gate outputs. the cycle by cycle mot check circuit is always activated under normal mode and mot protection mode, so that the ic can automatically resume normal operation once the load increases to a level and the secondary current co nduction time is longer than mot. vg pulse can result shorter than mot in case the sensed vds voltage crosses both vth1 and vth3 before mot time is expired. in particular, vg signal is vth3 dominant and it is reset when vds crosses vth3. despite the pulse length may result shorter, the mot functionality is preserved and auirs1170s filters the following vds pulse out by keeping vg low. figure m1 shows the behavior of auirs1170s at vg pin in this specific case (continuous line) and in case vds does not cross vth3 before mot is expired (dotted line).tp represents the vds pulse length, ta defines the time at which vds crosses vth3, tb is the intrinsic delay of vth3 reset circuit and tg is the vg pulse length. tb has been designed in order to filter out possible vds noises due to switching of the driven swi tch and it is in the order of 40 0ns. figure m1: vg length as function of vds in case it crosses vth3 either before (continuous line) or after (dotted line) mot expires. v t h 1 v t h 3 v t h 2 t a t b t p t g v g v d s m o t
auirs1170s 13 rev. 2.3 2016 - 09 - 0 3 application information general description the auirs1170 smart rectifier ic can emulate the operation of diode rectifier by properly driving a synchronous rectifier (sr) mosfet. the direction of the rectified current is sensed by the input comparator using the power mosfet r dson as a shunt resistan ce and the gate pin of the mosfet is driven accordingly. internal blanking logic is used to prevent spurious transitions. the synchronous pin (sync) can directly take the signal sent from primary controller to turn off the gate of sr mosfet prior to the tu rn - on of primary mosfet therefore prevent negative current in sr circuit under ccm condition. auirs1170 is suitable for flyback, forward and resonant half - bridge topologies. figure 1: input comparator threshold flyback applic ation the modes of operation for a flyback circuit differ mainly for the turn - off phase of the sr switch, while the turn - on phase of the secondary switch (which corresponds to the turn off of the primary side switch) is identical. turn - on phase when the conduction phase of the sr fet is initiated, current will start flowing through its body diode, generating a negative v ds voltage across it. the body diode has generally a much higher voltage drop than the one caused by the mosfet on resistance and therefo re will trigger the turn - on threshold v th2 . at that point the auirs1170 will drive the gate of mosfet on which will in turn cause the conduction voltage vds to drop down. this drop is usually accompanied by some amount of ringing, that can trigger the inpu t comparator to turn off; hence, a minimum on time (mot) blanking period is used that will maintain the power mosfet on for a minimum amount of time. the programmed mot will limit also the minimum duty cycle of the sr mosfet and, as a consequence, the max duty cycle of the primary side switch. dcm/crcm turn - off phase once the sr mosfet has been turned on, it will remain on until the rectified current will decay to the level where v ds will cross the turn - off threshold v th1 . this will happen differently depe nding on the mode of operation. in dcm the current will cross the threshold with a relatively low di/dt. once the threshold is crossed, the current will start flowing again through the body diode, causing the v ds voltage to jump negative. depending on the amount of residual current, v ds may trigger once again the turn on threshold: for this reason v th2 is blanked for a certain amount of time (t blank ) after v th1 has been triggered. the blanking time is internally set. as soon as v ds crosses the positive thre shold v th3 also the blanking time is terminated and the ic is ready for next conduction cycle.
auirs1170s 14 rev. 2.3 2016 - 09 - 0 3 figure 2: flyback primary and secondary currents and voltages for dcm mode figure 3: flyback primary and secondary currents and voltages for crcm mode figure 4: auirs1170 in dcm/crcm mode flyback vs syn mot en nc vd vcc g rvcc cvcc rg rmot cout cfil rfil cin vin rtn
auirs1170s 15 rev. 2.3 2016 - 09 - 0 3 figure 5: auirs1170 dcm/crcm sync rect operation (with sync connected to com) ccm turn - of f phase in ccm mode the turn on phase is identical to dcm or crcm and therefore wont be repeated here. the turn off transition is much steeper and di/dt involved is much higher (figure 6). if the sr controller wait for the primary switch to turn back on a nd turn the gate off according to the fet current crossing v th1 , it has high chance to get reverse current in the sr mosfet. a predictable turn - off prior to the primary turn - on is necessary. a decoupling and isolation capacitor can be used to couple the pr imary gate signal to auirs1170 sync pin and turn - off the sr mosfet prior to the current slope goes to negative. some turn - on delay to the primary mosfet can guarantee no shoot through between the primary and secondary. in ccm application the connection of auirs1170 is recommended as shown in figure 7. figure 6: primary and secondary currents and voltages for ccm mode
auirs1170s 16 rev. 2.3 2016 - 09 - 0 3 figure 7: auirs1170 schematic in ccm mode flyback auirs1170 is designed to directly take the control information from primary side with capacitor coupling. a high voltage, low capacitance capacitor is used to send the primary gate driver signal to the sync pin. to have the circuit work properly, a y cap is required between primary ground and secondary gro und. no pulse transformer is required for the sync function, helps saving cost and pcb area. the turn - off phase with sync control is shown in figure 8. in this case a blanking period is not applied; sync logic high will reset blanking time. figure 8: secondary side ccm operation
auirs1170s 17 rev. 2.3 2016 - 09 - 0 3 forward application the typical forward schematic with auirs1170 is shown in figure 9. the operation waveform of sr in forward is similar to the ccm operation of flyback. figure 9: forward applicat ion circuit
auirs1170s 18 rev. 2.3 2016 - 09 - 0 3 resonant half - bridge application the typical application circuit of auirs1170 in llc half - bridge is shown in figure 10. figure 10: resonant half - bridge application circuit the sync pin can be tied to vs in llc converter. the turn - on phase and turn - off phase is similar to flyback converter except the current shape is sinusoid. the typical operation waveform can be found below. figure 11: resonant half - bridge operation waveforms (sync connected to v s )
auirs1170s 19 rev. 2.3 2016 - 09 - 0 3 application details special care has to be taken here in the selection of m3 and m4 mosfets rdson and qg, because of the current shape. being the current sinusoidal, a certain delay is expected from the time the m3 (m4) body diode will start conducting to the time the m3 (m4) channel will be closed. this depends on the di/dt and on the forward recovery time of the body diodes. in any case, it is necessary that diode forward voltage rises (in absolute value) above vth2 before the gate drive is activated. because the forward recovery time of the state of the art mosfets is very short (few tens nsec) and forward recovery voltage may be several volts, this delay may be neglected, except in case of mhz oper ation. so, in absence of any filter on pin vd, the only significant delay at turn - on is due to the mosfet qg, charged by the peak current of the ic gate driver output (3a typ). on the other side, as deeply discussed in an1205, some filter is needed on pin vd, which delays the fall time at the ic vd input; for that reason, an1205 suggests the filter capacitor is quickly discharged trough a diode, whose anode is connected to pin vd and whose cathode is connected to the mosfet drain terminal , as shown in fig . 12: fig.12 : vds filtering of noise generated by layout parasitics at turn - off, because vth1 is very low (few mv), very little delay is expected. as said before, the turn - on delay introduced by the filter on vd - vs is deeply discussed in an1205 and only few guidelines how to calculate the filter and the relevant delay are given here. moreover, an example of estimation of the delay introduced by m3 (m4) rdson and qg is given. to such delays, the delay introduced by the vd - vs filter has, of course, to be ad ded. vds filtering in resonant and high power applications the synch. rect. switch signal vds may be not so clean, because of secondary stray inductances (see an example in figure 1 3 where dark blue is the voltage across the secondary switch, called s1; green is the total secondary current, flowing into the two alternate branches of the rectifier, s1 and s2; purple is the primary current and light blue the gate signal of the auirs1170s which drives s1). except when working at exactly the resonant fre quency, there will always be a phase shift between the half (or full) bridge center tap voltage and the current. this is clearly visible in figure 1 3 , where some extra vds ringing appears in the middle of the vds pulse, caused by the commutation of the pri mary switches. this extra ringing on vds, if not prop erly filtered, may induce false or premature commutations of the auirs1170s ; to be more specific it may happen that at the primary switching transition the induced noise from primary to secondary forces the turn - off of the active synch . r ect fet. this effect is more evident at low output current when the signal across the synch. rect fes is low.
auirs1170s 20 rev. 2.3 2016 - 09 - 0 3 figure 13: practical secondary waveforms in a llc converter to improve the noise rejection then a lp filter on vds is suggested; t he general rule is that filter cut - off frequency has to be set according to the fundamental frequency of the ringings (fring): because it is a first order filter, its - 3db frequency shal l be at least a decade below the ringing fundamental. on the other side, the filter introduces delays at both turn - on and turn - off. an example is shown in figure 14 . a filter with a cut - off frequency of 1mhz (100pf - 1.5kohm ) introduces a turn - on delay o f several hundred nsec ( around 650ns ). f ortunately s uch delay can be easily compensated by introducing a diode in parallel to the filter resistance, which quickly discharges cf during the high to low vds transition. the effect of such diode is shown in figure 15 , where the turn - on delay is now only 134nsec. neglecting for a moment the compensation enabled by the diode, the delay cannot become a significant part of the switching half cycle. the delay introduced by the filter (0 to 90%) is 2.3 * r f *c f . ass uming as a starting point that the delay must stay at least below 20% of the half pwm period (tsw/2), which is about ha lf of the delay shown in fig.1 4 , we have that: 1 2 . 3 ? ? ? ? ? ? 10 ??? = 10 ? ??? [1] the delay compensation forced by the diode will then further reduce the real delay , since the discharging equivalent resistance "rd" of the diode in forward conduction will be used . then the final approximated formula to determine the rc filter pole value is the following: 2 . 3 ? 10 2 ? ? ??? 1 2 ? ? ? ? ? ? ? = ?? ??????? 10 a final verification of the best working value has to be carried on in the real application and a good compromise has to be found case by case.
auirs1170s 21 rev. 2.3 2016 - 09 - 0 3 figure 14: effect of vds filter on turn - on delay. figure 15 : diode - discharge compensation of filter induced turn on delay in all cases, the choice of r f and c f is not free. r f is directly in series with pin vd on the auirs1170s. because the input vd - vs comparator is fed by an internal current source, adding too much external resistance may severely impact the turn - o n thresho ld. therefore a r f value < 1.5k - 2k ohm is recommended.
auirs1170s 22 rev. 2.3 2016 - 09 - 0 3 turn - on delay and mosfet selection as said, the trigger of vth2 threshold may be considered instantaneous, because of the forward recovery voltage of the body diode. after a time tdon, vgs will start rising. because the mosfet is turned - on at zero voltage, there is no miller plateau effect. thus, the time the mosfet channel gets the whole current may be approximated as: tdelay on = tdon + vgsth*ciss/i osource this delay is almost independent from the secondary current, provided the mosfet has enough transconductance. a more precise estimation is: ?????? ? ?? = ???? + ( ????? ? ? ????? ???????? ) / ( 1 ? ??? ? ????? ? 2 ? ? ? ??? ???????? ? ??? ) where gm is the mosfet transconductance (at low current levels) and ipk is the secondary sinusoidal current peak value. worth to say that, to keep the mosfet channel in conduction, the rdson of the mosfet must not be too low! in fact, if at the expiration of the mot the channel voltage drop : vds = r dson*i( t onmin ) < vth1 the gate pulse will be immediately terminated and the whole current will go back to the body diode. a good rule of thumb is then to choose the mosfet rdson so that the voltage dropout across it will be around 100mv at max output current. turn - off turn - off is a bit more critical because, if too long, some cross conduction may occur in the output rectification. turn - off will actually be initiated before the curr ent zero crossing, at the time r dson*i(t) reaches vth1. this anticipation is given by: dt - - = vth1/(r dson*2**fsw*ipk) after the time tdoff, due to the ic internal propagation delay, the gate drive r will s tart to discharge the mosfet qg. the mosfet channel may be considered fully closed when vgs approaches vgs th . therefore: tfall = (qg - qgs 1 )/i osink where qg is the total gate charge and qgs 1 the gate charge to get to the vgs th . the total turn - off delay must then be tdelay off = tdoff + tfall < dt - - this theoretical calculation helps to identify the optimum rds - on and qg of the matching synch. rect fet, however a n ex perimental verification is always need ed to fine tune the application for proper operation.
auirs1170s 23 rev. 2.3 2016 - 09 - 0 3 synch functionality in resonant applications the sync pin also can be connected to a control signal for special turn - on an d/or turn - off control. figure 16 is an example where the sync function is used to add some delay to the turn - on phase. figure 17 shows instead the use of synch to re set at the end of each cycle when vds is too low to reach vth3. figure 16 : resonant half - bridge with sync control figure 17 : reset by sync when vd auirs1170s 24 rev. 2.3 2016 - 09 - 0 3 mot protection mode the mot protection prevents reverse current in sr mosfet. this function works in all three topologies. figure 1 8 is an example in flyback converter. figure 1 8 : mot protection mode general timing waveforms figure 1 9 : timing waveforms
auirs1170s 25 rev. 2.3 2016 - 09 - 0 3 suggested pcb layout and footprint the exposed pad on the bottom side of the package has been introduced to improve the power dissipation capability of the device. it is weakly electrically connected to the ic substrate, which is at vs potential. therefore, special care has to be taken when designing the board layout. figure 20 below show two possible footprints. in both cases, the pad has no pcb traces to any signal. it may be connected to vs (pin6), if needed for layout simpli fication. both layout examples use directfet? as synch.rectification devices; as also reported in an1205, it is important to have gate connections very similar to each other when several mosfets in parallel are used to carry high currents. to avoid different tdon and tdoff delays due to gate traces inductance. in the bottom example, the gate connections are optimized from the above point of view. figure 20 : suggested footprints
auirs1170s 26 rev. 2.3 2016 - 09 - 0 3 package information psop8l
auirs1170s 27 rev. 2.3 2016 - 09 - 0 3 qualification information automotive (per aec - q10 0 ) qualification level comments: this part number passed automotive qualification. industrial and consumer qualification level is granted by extension of the higher automotive level. moisture sensitivity level psop8l msl3 esd human body model class 1 a (500v) * (aec - q100 - 002 , rev. e ) charged device model c 6 (1000v) (per aec - q100 - 011 , rev.c ) ic latch - up test class ii, level a (per aec - q100 - 004) rohs compliant yes * limited by pin 5 ( v d ) , all other pins are rated at 1500v hbm.
auirs1170s 28 rev. 2.3 2016 - 09 - 0 3 published by infineon technologies ag 81726 mnchen, germany ? infineon technologies ag 2015 all rights reserved. important notice the information given in this document shall in no event be regarded as a guarantee of conditions or characteristics (beschaffenheitsgarantie). with respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product , infineon technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non - infringement of intellectual property rights of any third party. in addition , any information given in this document is subject to customer s com pliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customers products and any use of the product of infineon technologies in customers applications. the data contained in this docu ment is exclusively intended for technically trained staff. it is the responsibility of customers technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this d ocument with respect to such application. for further information on the product, technology, delivery terms and conditions and prices please contact your nearest infineon technologies o ffice ( www.infineon.com ). warnings due to technical requirements products may contain dangerous substances. for information on the types in question please contact your nearest infineon technologies o ffice. except as otherwise explicitly approved by infineon technologies in a written document signed by authorized representatives of infineon technologies, infineon technologies products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.


▲Up To Search▲   

 
Price & Availability of AUIRS1170STR

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X